SOC/ASIC Physical Design Engineer (Silicon Engineering)
Company: SPACE EXPLORATION TECHNOLOGIES CORP
Location: Sunnyvale
Posted on: March 23, 2025
Job Description:
SOC/ASIC PHYSICAL DESIGN ENGINEER (SILICON ENGINEERING)At SpaceX
we're leveraging our experience in building rockets and spacecraft
to deploy Starlink, the world's most advanced broadband internet
system. Starlink is the world's largest satellite constellation and
is providing fast, reliable internet to millions of users
worldwide. We design, build, test, and operate all parts of the
system - thousands of satellites, consumer receivers that allow
users to connect within minutes of unboxing, and the software that
brings it all together. We've only begun to scratch the surface of
Starlink's potential global impact and are looking for
best-in-class engineers to help maximize Starlink's utility for
communities and businesses around the globe.We are seeking a
motivated, proactive, and intellectually curious engineer who will
work alongside world-class cross-disciplinary teams (systems,
firmware, architecture, design, validation, product engineering,
ASIC implementation). In this role, you will be developing
cutting-edge next-generation ASICs for deployment in space and
ground infrastructures around the globe. These chips are enabling
connectivity in places it has previously not been available,
affordable or reliable. Your efforts will help deliver cutting-edge
solutions that will expand the performance and capabilities of the
Starlink network.RESPONSIBILITIES:
- Perform partition synthesis and physical implementation steps
(e.g. synthesis, floorplanning, power/ground grid generation, place
and route, timing, noise, physical verification, electromigration,
voltage drop, logic equivalency and other signoff checks)
- Develop/improve physical design methodologies and automation
scripts for various implementation steps
- Closely collaborate with the ASIC design team to drive
architectural feasibility studies, develop timing, power and area
design targets, and explore RTL/design tradeoffs
- Resolve design/timing/congestion and flow issues, identify
potential solutions and drive execution
- Run, debug, and fix signoff closure issues in static timing
analysis (STA), noise, logic equivalency, physical verification,
electromigration and voltage dropBASIC QUALIFICATIONS:
- Bachelor's degree in electrical engineering, computer
engineering or computer science
- 1+ years of professional experience working with ASICs and/or
physical design flow developmentPREFERRED SKILLS AND EXPERIENCE:
- Basic experience of ASIC/SOCs RTL2GDSII physical design and
signoff flows
- Basic experience with industry standard EDA tools including
understanding of their capabilities and underlying algorithms
- Knowledge of deep sub-micron FinFET and CMOS solid state
physics
- Understanding of CMOS digital design principles, basic standard
cells their functionality, standard cell libraries
- Understanding of CMOS power dissipation in deep submicron
processes leakage/dynamic
- Familiar with CMOS analog circuit and physical design
- Basic knowledge of DFT/Scan/MBIST/LBIST and understanding of
their impact on physical design flows
- Good scripting skills (csh/bash, Perl, Python, TCL, Makefile
etc.)
- Self-driven individual with a can-do attitude, willing to
learn, and an ability to work in a dynamic group
environmentADDITIONAL REQUIREMENTS:
- Must be willing to work extended hours and weekends as
neededCOMPENSATION AND BENEFITS:Pay range: Physical Design
Engineer/Level I: $130,000.00 - $155,000.00/per year Physical
Design Engineer/Level II: $150,000.00 - $180,000.00/per year Your
actual level and base salary will be determined on a case-by-case
basis and may vary based on the following considerations:
job-related knowledge and skills, education, and experience.Base
salary is just one part of your total rewards package at SpaceX.
You may also be eligible for long-term incentives, in the form of
company stock, stock options, or long-term cash awards, as well as
potential discretionary bonuses and the ability to purchase
additional stock at a discount through an Employee Stock Purchase
Plan. You will also receive access to comprehensive medical,
vision, and dental coverage, access to a 401(k) retirement plan,
short & long-term disability insurance, life insurance, paid
parental leave, and various other discounts and perks. You may also
accrue 3 weeks of paid vacation & will be eligible for 10 or more
paid holidays per year. Exempt employees are eligible for 5 days of
sick leave per year.
#J-18808-Ljbffr
Keywords: SPACE EXPLORATION TECHNOLOGIES CORP, Sunnyvale , SOC/ASIC Physical Design Engineer (Silicon Engineering), Engineering , Sunnyvale, California
Didn't find what you're looking for? Search again!
Loading more jobs...